# 71612C 12.5 Gb/s error performance analyzer

**Technical Specification** 



71612C consists of the 70843C 0.1 to 12.5 Gb/s pattern generator and/or error detector with a mainframe/display and optional clock source



#### 71612C error performance analyzer (1 to 12.5 Gb/s)

## 1. Introduction

The Agilent 71612C Error Performance Analyzer is the ideal solution for the research, development and manufacturing test of Gbit lightwave and digital components, devices and subsystems from 100Mb/s to 12.5Gb/s.

With this high performance serial pattern generator and error detector, you can perform error analysis to verify the operation and quality of lightwave submarine cable systems, SONET/SDH telecom and datacom transceivers, Gbit datacom serial links, high-speed logic devices, and optical amplifiers and modulators.

The analyzer can be used to test 10.6 Gbit ethernet and forward error correction (FEC) rates giving you a breadth of applications to help you thoroughly test and characterize your devices for complete confidence in your product.



## **Contents**

| Introduction      | 2 |
|-------------------|---|
| General           | 3 |
| Test Patterns     | 4 |
| Pattern Generator | 5 |
| Error Detector    | 9 |

## 2. General

All specifications are valid after a 30-minute warm-up period.

Temperature range for specified operation:

100 MHz to 10 GHz, 5 to 40°C. 10GHz to 12.3GHz, 5°C to 35°C 12.3GHz to 12.5GHz, 20°C to 30°C

Calibration Interval 2 years (recommended)

## 3. Test patterns

| Prbs | $2^{31} - 1$ Polynomial D31 + D28 + 1 = 0 (inverted)              |
|------|-------------------------------------------------------------------|
|      | $2^{23} - 1$ Polynomial D23 + D18 + 1 = 0 (inverted)(ITU-T 0.151) |
|      | $2^{15} - 1$ Polynomial D15 + D14 + 1 = 0 (inverted)(ITU-T 0.151) |
|      | 2 <sup>10</sup> – 1 Polynomial D10 + D7 + 1 = 0 (inverted)        |
|      | $2^7 - 1$ Polynomial D7 + D6 + 1 = 0 (inverted)                   |

#### Zero Substitution and variable mark density

| Test Patterns:        | 8192 bits based on 2 <sup>13</sup> -1 PRBS<br>2048 bits based on 2 <sup>11</sup> -1 PRBS<br>1024 bits based on 2 <sup>10</sup> -1 PRBS<br>128 bits based on 2 <sup>7</sup> -1 PRBS                         |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Zero Substitution     | Zeros can be substituted for data to extend the longest run of zeros in the above patterns. The longest run can be extended to the pattern length -1. The bit following the substituted zeros is set to 1. |
| Variable Mark Density | The ratio of ones to total bits in the above patterns can be set to 1/8, 1/4, 1/2, 3/4, or 7/8.                                                                                                            |

## User-programmable test patterns:

Variable length user patterns from 1 bit to 8388,608 bits (2<sup>23</sup>).

Pattern Granularity

| Pattern Length | Alternate Pattern Length | Resolution |
|----------------|--------------------------|------------|
| >4 Mbit        | >2 Mbit                  | 256        |
| >2 Mbit        | >1 Mbit                  | 128        |
| >1 Mbit        | >512 kbit                | 64         |
| >512 kbit      | >256 kbit                | 32         |
| >256 kbit      | >128 kbit                | 16         |
| >128 kbit      | >64 kbit                 | 8          |
| >64 kbit       | >32 kbit                 | 4          |
| >32 kbit       | >16 kbit                 | 2          |
| >32 kbit       | >16 kbit                 | 1          |
|                |                          |            |

# www.valuetronics.com

4

| Alternate test pattern | Switch between two equal length user programmable patterns, each up to 4,194,304 bits, under the control of a front panel key, GP-IB or the auxiliary input port; changeover is synchronous with the end of a word. The length of the alternating patterns should be a multiple of 256 bits. Two methods of controlling pattern changeover are available, one-shot and alternate. |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | NOTE: The error detector is not affected by alternate pattern switching and is set to pattern A when Alternate Pattern is selected. (See Auxiliary Input page 8)                                                                                                                                                                                                                  |
| Internal Disk Drive    | The 70843C internal disk drive is used to store user data patterns. The disk supports MSDOS format 1.44 Mbyte 3.5 in. disks only. The disk functions supported are:                                                                                                                                                                                                               |
|                        | Pattern read                                                                                                                                                                                                                                                                                                                                                                      |

- Pattern write
- Disk format
- Pattern delete

#### 4. Pattern Generator

#### **Clock Input**

#### · Set frequency - when used with standard modular clock source Features: Measure frequency · Set output level of clock source Specifications: Frequency range: 100 MHz to 12.5 GHz Interface: 0.45 V to 0.90 V pp (<=10 GHz), dc coupled 0.63 V to 0.9 V pp (>10 GHz) dc coupled Impedance: 50 $\Omega$ nominal Connector: SMA female connector Data and Data (inverted) Outputs Features · Polarity - normal or inverted data. • Data high level adjust. • Data amplitude adjust. • External termination voltage 0/-2V or ac coupled. • External attenuator set 0 to 40 dB for 0V termination.

- Clock/Data relative delay adjustment.
- Output ON/OFF selection.
- Vertical data-eye cross-over adjust.
- Independent control of high level, amplitude and ON/OFF for DATA and DATA.
- Output gating
- Error add

## Specifications

| Data outputs - main | Interface: complementary dc coupled, reverse terminated.<br>Impedance: $50\Omega$ nominal.<br>Format: NRZ, normal or inverted.<br>Amplitude: 0.5 to 2 V pp in 10 mV steps.<br>Transition times: (10% to 90%) < 30 ps (typical at 2 V pp).<br>Jitter: typically less than 20 ps pp; <15 ps pp at 10 Gb/s<br>Offset (range): +1.5 V to -3.0 V in 10 mV steps.<br>Clock/data delay: ±1 ns in 1 ps steps (100 MHz to 500 MHz) or 1 clock period<br>(500 MHz to 12.5GHz).<br>Resolution: ±1 ps.<br>Connector: APC-3.5 male connector.<br>Terminations: $50\Omega$ 0V, -2V or external ac coupled.<br>Error Add: Adds errors to the data:<br>Single: Adds single errors on demand.<br>Fixed: Fixed error ratios of 1 error in 10 <sup>n</sup> bits, n = 3, 4, 5, 6, 7, 8, 9.<br>External input: Injects a single error in the transmitted test pattern on each<br>rising edge. |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features            | <ul> <li>Clock high level adjust.</li> <li>Clock amplitude adjust.</li> <li>External termination voltage 0/-2V or ac coupled.</li> <li>External attenuator set 0 to 40 dB (0V termination only).</li> <li>Independent control of high levels and amplitudes.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Specifications      | Frequency range: 100 MHz to 12.5 GHz.<br>Interface: Complementary, dc coupled, $50\Omega$ , reverse terminated.<br>Amplitude: 0.3 to 2 V pp in 10 mV steps.<br>Range: +1.5 to -3.0 V in 10 mV steps.<br>Connector: APC-3.5 mm male connector.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

## Subrate Clock & Data (inverted) Outputs

|                                | Four subrate Data outputs (parallel data out ports) and one<br>subrate Clock output are available. Subrate Data and Clock<br>are at 1/4 the main Data and Clock rate. Subrate data is<br>inverted relative to the main data output. When the main data<br>output is a pure PRBS pattern, each subrate data output is the<br>same PRBS pattern at 1/4 the main data rate; each subrate<br>output is delayed by one quarter of the PRBS sequence length<br>with respect to adjacent subrate outputs. |  |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Features                       | <ul> <li>Data high-level adjust.</li> <li>Data amplitude adjust.</li> <li>Clock high-level adjust.</li> <li>Clock amplitude adjust.</li> <li>Set Clock and Data to ECL.</li> <li>Set external termination voltage 0/-2V or ac coupled.</li> </ul>                                                                                                                                                                                                                                                  |  |
| Specifications                 | Frequency range: 1/4 of main clock rate.<br>Interface: dc coupled, 50Ω, reverse terminated.<br>Amplitude: 0.5 V to 1 V pp in 10 mV steps.<br>Range: 0 to -1.5 V in 10 mV steps.<br>Connector: SMA female connector.                                                                                                                                                                                                                                                                                |  |
| Trigger Output                 | Provides an electrical trigger synchronous with the pattern for<br>use with an oscilloscope or other test equipment. It operates in<br>two modes, pattern trigger and divided clock trigger.                                                                                                                                                                                                                                                                                                       |  |
| Pattern trigger mode           | For PRBS patterns; 2 <sup>31</sup> -1, 2 <sup>23</sup> -1, 2 <sup>15</sup> -1, 2 <sup>10</sup> -1, 2 <sup>7</sup> -1, the pulse is synchronized with a user specified trigger pattern. The petition rate is 1 pulse for every 32 pattern repetitions.                                                                                                                                                                                                                                              |  |
| Alternate pattern trigger mode |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|                                | Trigger pulse at bit 0 of the selected pattern.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|                                | For all other patterns, the trigger pulse is synchronized to a<br>user-definable bit in the pattern. The repetition rate is a<br>function of the pattern length; the rate is the lowest common<br>multiple of 256 and the length, for example:                                                                                                                                                                                                                                                     |  |
|                                | Pattern length = 32767 => 1 pulse/256 pattern repetitions<br>Pattern length = 32768 => 1 pulse/pattern repetition                                                                                                                                                                                                                                                                                                                                                                                  |  |

| Divided Clock Mode:         | In divided clock mode the trigger is a square wave at the clock rate divided by 32 or 8.                                                                                                                                                                                                                                                                                          |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Trigger output interface    | Pulse width: 32 bits<br>Pulse amplitude: Output terminated 50 $\Omega$ to 0V; High: 0V nominal;<br>Low: -0.4 V nominal<br>Impedance: 50 $\Omega$ nominal<br>Interface: dc coupled<br>Connector: SMA female connector                                                                                                                                                              |
| Auxiliary Input             | This port can be used to control user programmable alternate test patterns or inhibit data output (force the output data to a fixed low level).                                                                                                                                                                                                                                   |
|                             | When Alternate Pattern Mode is selected the instrument will output one of two patterns (A or B). The auxiliary input controls which pattern is output in one of two modes. In both modes, switching between patterns is at the end of a pattern and is hitless (error free).                                                                                                      |
|                             | Mode 1: Oneshot - a rising edge on the auxiliary input inserts a single version of B pattern into repetitions of pattern A.                                                                                                                                                                                                                                                       |
|                             | Mode 2: Alternate - The logic state of the signal at the auxiliary input determines which pattern is output. A logic 'O' will output pattern A.                                                                                                                                                                                                                                   |
|                             | The auxiliary input may also be used to inhibit the data output signal. If<br>Alternate Pattern mode is not selected, an active (TTL low) signal at the<br>auxiliary input port forces (gates) the data to a logic zero at the next 32-bit<br>boundary in the pattern. Connecting an external termination to the auxiliary<br>input will pull it low and disable the data output. |
| Auxiliary Input interface   | Interface: dc coupled<br>Levels: TTL levels (active low)<br>Connector: BNC female connector                                                                                                                                                                                                                                                                                       |
| External Error Inject Input | The external ERROR INJECT INPUT adds a single error to the data output for each rising edge at the input.                                                                                                                                                                                                                                                                         |
| Interface                   | Levels: TTL compatible (active low)<br>Connector: BNC female connector<br>Minimum pulse width: 100 ns                                                                                                                                                                                                                                                                             |

#### 5. Error Detector

#### **Clock Input (error detector) Features** Switchable termination voltage 0V or -2V. · Input frequency measurement. **Specifications** Frequency Range: 100 MHz to 12.5 GHz. Amplitude: 450 to 900 mV pp. Range: +1.5V to -4V. Interface: dc coupled. Impedance: 50 $\Omega$ . Input termination: switchable 0V or -2V. Sensitivity: <100 mV pp (typical at 10 Gb/s). Connector: APC-3.5 mm female connector. **Data Input** Features · Data polarity - normal or inverted data. · Auto or manual slicing. · Set manual slicing level. • Termination voltage - 0/-2V. · Measure auto slicing voltage. · Clock/Data delay adjust. · Clock/Data auto-alignment. 0/1 decision threshold auto-alignment. **Specifications** Impedance: 50 $\Omega$ to 0V or -2V, dc coupled. Format: NRZ. Amplitude: 0.5 to 1 V pp. Sensitivity: <50 mV pp (typical for 2 23-1 PRBS input at 10 Gb/s 0V high level). <100mv pp (typical for 2<sup>23</sup>-1 PRBS input at 12.5 Gb/s 0V high level). Decision threshold range: +1V to -3V in 1 mV steps. Range: +1.5V to -4V. Data input range: +1.5V to -4V. Clock/Data phase alignment: ±1 ns in 1 ps steps (100 MHz to 3 GHz) or 1 clock period (3 to 12.5 GHz) in 1 ps steps. Connector: APC-3.5 mm male connector.

## Error Detector Pattern Trigger Output:

|                | Provides an electrical trigger synchronous with the selected error detector reference pattern.                                                                                                                                                                                                                                                                                                                                                                          |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features       | • Pattern or divided clock trigger modes.                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                | In pattern mode the pulse is synchronized to repetitions of the output pattern.<br>For PRBS patterns 2 <sup>31</sup> -1, 2 <sup>23</sup> -1, 2 <sup>15</sup> -1, 2 <sup>10</sup> -1, 2 <sup>7</sup> -1 the repetition rate is 1 pulse/<br>32 pattern repetitions. For all other patterns the repetition rate is a function of the pattern length. The pulse occurs at that lowest common multiple of 256 and the length, for example:                                   |
|                | Pattern length = 32767 => 1 pulse/256 pattern repetitions<br>Pattern length = 32768 => 1 pulse/pattern repetition                                                                                                                                                                                                                                                                                                                                                       |
|                | In Divided Clock Mode the trigger is a square wave at the clock rate/8.                                                                                                                                                                                                                                                                                                                                                                                                 |
| Specifications | Interface: dc coupled.<br>Impedance: 50Ω nominal.<br>Connector: SMA female connector.<br>Amplitude: High: 0V nominal; Low: -0.4 V nominal.                                                                                                                                                                                                                                                                                                                              |
| Errors Output  | This provides an electrical signal to indicate received errors. The output is the logical 'OR' of errors in a 32-bit segment of the data.                                                                                                                                                                                                                                                                                                                               |
| Features       | Pulse length switchable - RZ or stretched.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Interface      | Format: RZ, active high.<br>Interface: dc coupled.<br>Impedance: 50Ω nominal.<br>Amplitude: High: 0V nominal; Low: -0.4 V nominal.<br>Pulse Width: For 1-bit error: 16 clock periods nominal or 200 ns.<br>Connector: BNC female connector.                                                                                                                                                                                                                             |
| Gating Input   | The Gating Input is used to enable the error counters including during burst<br>gating mode. In both these cases the error counters will always be enabled<br>for a multiple of 32 pattern bits. When the clock and data inputs of the Error<br>Detector are continuous, the Gating Input alone provides sufficient control<br>of the bit error counting functions. When the data input is not continuous<br>this input should be used together with Burst Gating mode. |
| Interface      | Levels: TTL levels.<br>Pulse Width: 10 µs at 100 MHz; 1 µs at 10 GHz.<br>Connector: BNC female connector.<br>Connecting an external termination to the gating input will pull it low and<br>disable the instrument error counters. Gating resumes when the Gating<br>Input returns high.                                                                                                                                                                                |

#### Automatic Clock-to-Data Alignment

|                                | An important feature of the 70843C error detector is the ability to<br>automatically align the clock and data inputs such that the error detector<br>samples in the middle of the eye (in the time axis). This reduces setting-up<br>time as it automatically compensates for delays in the clock/data paths.                                                                                                                                                                                       |  |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                | The delay point in the eye at which the error detector samples can also be set manually.                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|                                | In order for the system to align the clock with the data (at the error detector input) it must find the edges of the data input eye. The eye edge is defined as a data input delay point where the Bit Error Ratio (BER) measured over a decisecond interval is less than or equal to a pre-defined threshold, and another adjacent point which is greater than the threshold. The Eye Edge Threshold can be set by the user to any value between 10-1 and 10-7 either via the softkey or remotely. |  |
| Eye Width                      | Each time a successful clock-to-data alignment procedure is performed the eye width is calculated, and displayed.                                                                                                                                                                                                                                                                                                                                                                                   |  |
| Automatic 0/1 Threshold Center |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|                                | The 0/1 threshold center operation is used to set the 0/1 threshold midway between two points, top and bottom of the eye where the bit error ratio is equal to a selectable threshold.                                                                                                                                                                                                                                                                                                              |  |
| Eye Height                     | The eye height is calculated and displayed.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| Data Input 0/1 Threshold       | There are three methods of determining the 0/1 Threshold of input signals at the error detector data input; they are Manual, Automatic Track and Automatic Center.                                                                                                                                                                                                                                                                                                                                  |  |
|                                | Manuali 0/1 threadedd aan ba aat manuallu                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|                                | Range: +1 to -3V nominal<br>Resolution: 1 mV nominal                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| Automatic Track                | Range: +1 to -3V nominal<br>Resolution: 1 mV nominal<br>Tracks the mean dc level of the input signal. The 0/1 threshold calculated is<br>displayed.                                                                                                                                                                                                                                                                                                                                                 |  |

| Measurements          | The error detector counts bit errors by comparing data bit-by-bit with the internally- generated reference pattern. All measurements run during the selected gating period with the exception of Delta Error Count and Delta Error Ratio. These measurements run continuously to enable user adjustments for minimizing errors. The measurements are as follows:                                                                                                                                                                                                           |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | <ul> <li>Bit Count</li> <li>Error Count</li> <li>Delta Error Count</li> <li>Error ratio</li> <li>Delta Error Ratio</li> <li>0 - &gt;1 Error Count</li> <li>0 - &gt;1 Error Count</li> <li>1 - &gt;0 Error Count</li> <li>1 - &gt;0 Error Ratio</li> <li>Errored Intervals - intervals seconds, deciseconds, centiseconds, milliseconds</li> <li>Error-free Intervals - intervals seconds, deciseconds, centiseconds, milliseconds</li> <li>Sync Loss Seconds</li> <li>G.821 Error Analysis</li> </ul>                                                                      |
|                       | The Bit Count result is provided in particular for use whenever the detector's Gating Input is being used to enable the bit error counters both in Normal and Burst Gating modes. Whenever the Gating Input is switching the measurement period is not continuous and hence the number of measured bits will no longer be equal to the elapsed gating time multiplied by the error detector clock frequency. The bit count allows the user to confirm the proportion of the measurement gating period for which the Gating Input enabled the clock and bit error counters. |
| Error Analysis        | The Error Analysis is based on CCITT Rec G.821 and is derived from the bit<br>error results.<br>• % Unavailability<br>• % Availability<br>• % Errored Seconds<br>• % Severely Errored Seconds<br>• Degraded Minutes                                                                                                                                                                                                                                                                                                                                                        |
| Power-loss Seconds    | This is displayed as the number of seconds the error detector is not able to<br>make measurements during a gating period due to ac power loss. The gating<br>continues to the end of the selected period following a restoration of power.                                                                                                                                                                                                                                                                                                                                 |
| Sync-loss Seconds     | Displays the number of seconds the error detector lost pattern synchronization during a gating period.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Frequency Measurement | The incoming clock frequency is measured and displayed to five significant digits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

#### 12

#### Error Location Analysis( Option UHJ)

|                        | Error location is available only for RAM-based patterns (custom patterns,<br>and also the zero substitution and variable mark density patterns available<br>from the pattern menu). It has three forms:                                                                                                                                                                                      |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | <ul> <li>Bit BER</li> <li>Error location capture</li> <li>Block BER</li> </ul>                                                                                                                                                                                                                                                                                                               |
| Bit BER                | Bit BER measurements are measurements made on a specific bit in a RAM-based pattern. The specific bit is specified by an address. This measurement aids in identifying systematic errors causing a specific bit to change value.                                                                                                                                                             |
| Measurements           | <ul> <li>Bit BER - BER of a specified single bit</li> <li>Bit error count - error count of the specified single bit</li> <li>Delta bit BER</li> <li>Delta bit error count</li> </ul>                                                                                                                                                                                                         |
|                        | Bit BER and Bit error count are affected by gating like normal BER. Delta bit BER and delta bit error count run continuously like normal delta BER.                                                                                                                                                                                                                                          |
| Error location capture | Error location capture allows the capture of the actual position of errored<br>bits in a RAM based pattern. To initiate a measurement select then . The<br>instrument searches for the first bit errored bit in the pattern. After an error<br>is located the instrument displays the errored bit in inverse video together<br>with the 28 bits before the error and 3 bits after the error. |
| Block BER              | Block BER measures the BER of a range of bits in the pattern. It replaces normal BER measurements. Ranges of bits must be a multiple of 32 bits with the block specified by a start location and block length.                                                                                                                                                                               |
|                        | In general bit or block BER is not measured on every repetition of the pattern. The number of repetitions depends on the pattern length.                                                                                                                                                                                                                                                     |

| Pattern length  | Number of repetitions |
|-----------------|-----------------------|
| Odd             | 256                   |
| Multiple of 2   | 128                   |
| Multiple of 4   | 64                    |
| Multiple of 8   | 32                    |
| Multiple of 16  | 16                    |
| Multiple of 32  | 8                     |
| Multiple of 64  | 4                     |
| Multiple of 128 | 2                     |
| Multiple of 256 | 1                     |

Pattern Length/Number of Repetitions for Bit/Block BER

Features

#### **Measurement Period**

 Length: The length of the measurement period can be set as a time period number of bits or number of errors.

• Timed Measurement Period: Can be set from 1 second to 99 days, 23 hours, 59 minutes 59 seconds in 1 second steps.

• Number of Bits: The time for the number of bits to be received to a resolution of 1 second. Can be set for 10<sup>n</sup> bits, n = 7 to 15.

• Number of Errors: Time for number of errors to be detected to a resolution of 1 second. Can be set for 10, 100 or 1000 errors.

• Real-time Clock: Provides time and date information for event logging. Battery back-up allows clock to continue running when the instrument is switched off or power fails.

• Elapsed Time Indication: Shows elapsed time from the start of a gating period; resets to zero at the start of each gating period; holds value when measurement stopped.

| Gating modes               | There are three gating (measurement timing) modes: Manual, Timed Single<br>and Timed Repeat. Manual: Accumulating results are displayed throughout<br>the measurement and the end of measurement results are held until a new<br>gating period is started. Single: Accumulating results are displayed<br>throughout the gating period and the end of gating results are held until a<br>new gating period is started. Repeat: Similar to Single but when one timed<br>gating period ends, a new identical period starts. The measurement results<br>displayed during any period can be the final results of the previous period or<br>the accumulating results for the current period. There is no "deadtime"<br>between consecutive periods. The gating period excludes any periods when<br>the instrument is not powered. |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Gating Period Definition   | <ul> <li>Time - 1 second to 99 days, 23 hours, 59 minutes, 59 seconds.</li> <li>Errors - 10, 100 or 1000.</li> <li>Bits - 10<sup>7</sup> to 10<sup>15</sup> bits.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Burst gating               | Burst gating is always used together with the error detector GATING INPUT<br>and is available only when PRBS patterns 2 <sup>31</sup> -1, 2 <sup>23</sup> -1, 2 <sup>15</sup> -1, 2 <sup>10</sup> -1 and 2 <sup>7</sup> -1 are<br>selected. A further requirement of this mode of operation is that a<br>continuous clock signal is provided at the Error Detector's clock input. When<br>a burst clock is recovered from the data input during the measurements,<br>then an external switch should be deployed to switch between the<br>recovered clock burst and a continuous clock (e.g. from the Pattern<br>Generator) when the burst is not present.                                                                                                                                                                   |
| Pattern Synchronization    | Synchronization to the incoming pattern can be performed automatically or manually.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                            | The criteria for gaining or losing synchronization is the error ratio in a 1 ms interval. Selectable error-ratio thresholds of 10 <sup>-1</sup> to 10 <sup>-8</sup> are provided.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                            | Synchronization Times<br>• PRBS patterns - <0.2s<br>• STM64 frame at 10 GHz - <2.8s<br>• <10 kbit pattern, >1 GHz - <1s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Logging to External Printe | r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Functions                  | <ul> <li>Log on demand.</li> <li>Logging on/off.</li> <li>Log on error, end of gating period, error rate&gt;threshold, alarms.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

- Set logging threshold.
- Select GP-IB controller capability.
- Select GP-IB printer (HP DeskJet supported).
- Squelch on/off.

**Related** products and literature

71612C error performance analyzer brochure 5988-3281EN

71612C error performance analyzer technical specification 5988-3344EN

83433A/83434A lightwave transmitter/ receiver product overview 5968-9251E

E4543A Q-factor and eye-contour application software product overview 5988-3320EN

E4544A STM-64/OC-192 functional test application software product overview 5988-3319EN

Locating errors to Gigabit transmission systems and components product note 5988-3321EN

Testing 10 Gb/s SONET/SDH equipment and components product note 5988-3322EN

Frequency agile jitter measurement system (AN 1267) application note 5988-2749EN

71501C jitter analysis system brochure 5965-0801E

86100 DCA digital communications analyzer 5980-2221E

**Characterize your SONET/SDH devices** fast and accurately (OmniBER 725) brochure 5988-0327EN

Windows<sup>®</sup> and Windows NT<sup>®</sup> are U.S. registered trademarks of Microsoft Corporation. Pentium® is a U.S. registered trademark of Intel Corporation.

Agilent Technologies manufactures the 71612C error performance analyzer under a quality system approved to the international standard ISO 9001 plus TickIT (BSI Registration Certificate No FM 10987).

#### Agilent Technologies' Test and Measurement Support, Services, and Assistance

Agilent Technologies aims to maximize the value you receive, while minimizing your risk and problems. We strive to ensure that you get the test and measurement capabilities you paid for and obtain the support you need. Our extensive support resources and services can help you choose the right Agilent products for your applications and apply them successfully. Every instrument and system we sell has a global warranty. Support is available for at least five years beyond the production life of the product. Two concepts underlie Agilent's overall support policy: "Our Promise" and "Your Advantage.'

#### **Our Promise**

Our Promise means your Agilent test and measurement equipment will meet its advertised performance and functionality. When you are choosing new equipment, we will help you with product information, including realistic performance specifications and practical recommendations from experienced test engineers. When you use Agilent equipment, we can verify that it works properly, help with product operation, and provide basic measurement assistance for the use of specified capabilities, at no extra cost upon request. Many self-help tools are available.

#### Your Advantage

Your Advantage means that Agilent offers a wide range of additional expert test and measurement services, which you can purchase according to your unique technical and business needs. Solve problems efficiently and gain a competitive edge by contracting with us for calibration, extra-cost upgrades, out-of-warranty repairs, and on-site education and training, as well as design, system integration, project management, and other professional engineering services. Experienced Agilent engineers and technicians worldwide can help you maximize your productivity, optimize the return on investment of your Agilent instruments and systems, and obtain dependable measurement accuracy for the life of those products



🔀 Agilent Email Updates

www.agilent.com/find/emailupdates

Get the latest information on the products and applications you select.

By internet, phone, or fax, get assistance with all your test & measurement needs

**Online assistance:** www.agilent.com/find/assist

Phone or Fax United States: (tel) 1 800 452 4844

Canada: (tel) 1 877 894 4414 Korea: (tel) (82 2) 2004 5004

Latin America:

China: (tel) 800 810 0189 (fax) 1 0800 650 0121

(fax) (905) 282 6495

Furone: (tel) (31 20) 547 2323 (fax) (31 20) 547 2390

Japan: (tel) (81) 426 56 7832 (fax) (81) 426 56 7840 (fax) (82 2) 2004 5115

(tel) (305) 269 7500 (fax) (305) 269 7599

Taiwan: (tel) 080 004 7866 (fax) (886 2) 2545 6723

Other Asia Pacific Countries: (tel) (65) 375 8100 (fax) (65) 836 0252 Email: tm asia@agilent.com

Product specifications and descriptions in this document subject to change without notice

© Agilent Technologies, Inc. 2002 Printed in USA, August 29, 2002 5988-3344FN

